RADIO FREQUENCY CIRCUIT DESIGN AND PACKAGING FOR
SILICON-GERMANIUM HETROJUNCTION BIPOLAR
TECHNOLOGY

A Thesis
Presented to
The Academic Faculty

by

Chung Hang Poh

In Partial Fulfillment
of the Requirements for the Degree
Master of Science in the
School of Electrical and Computer Engineering

Georgia Institute of Technology
December 2009
RADIO FREQUENCY CIRCUIT DESIGN AND PACKAGING FOR
SILICON-GERMANIUM HETROJUNCTION BIPOLAR
TECHNOLOGY

Approved by:

Professor John D. Cressler, Advisor
School of Electrical and Computer Engineering
Georgia Institute of Technology

Professor John Papapolymerou
School of Electrical and Computer Engineering
Georgia Institute of Technology

Professor Joy Laskar
School of Electrical and Computer Engineering
Georgia Institute of Technology

Date Approved: November 2, 2009
In memory of my loved one, my dad:
Eng Hock Poh
ACKNOWLEDGEMENTS

I would like to thank, Dr John D. Cressler for his guidance and encouragement that he has given as my advisor. I always enjoy discussions with him for his creativity and unique views in the circuit world. As my childhood dream is to be a researcher and contribute to the society, Dr Cressler is truly an inspiration role model for me to look up to. Ever since joining his SiGe Devices and Circuits Group in Spring 2008, Dr Cressler is always there to provide me his valuable suggestions and make my study in Georgia Tech, both enjoyable and fun. For all these reasons, I give Dr Cressler my deepest appreciation.

I would like to give a big thank to Dr John Papapolymerou and Dr Joy Laskar who have agreed to serve as my committee members for my thesis. I am grateful for their precious time in providing the support and advising during my graduate studies. Also, I would to all of the members of the SiGe Devices and Circuits Group as well as Dr Swapan Bhattacharya from Microwave Circuit Technology Group for their valuable contributions towards my research.

I want to express my sincere appreciation to DSO National Laboratories for providing the financial support for my graduate studies.

Finally, I would like to thank my family especially my dad for believing in me, my sisters for taking care of my parents while I am away, and my mother for her encouragement to pursue my childhood dream.
# TABLE OF CONTENTS

ACKNOWLEDGEMENTS iv  
LIST OF TABLES vii  
LIST OF FIGURES viii  
SUMMARY x  

1 INTRODUCTION .............................................................................................................................. 1  

1.1 Motivation .................................................................................................................................. 1  
1.2 Silicon-Germanium Heterojunction Bipolar Transistor Technology ........................................... 2  
1.3 Organization of Thesis .............................................................................................................. 5  

2 LNA DESIGN IN SiGe HBT BICMOS TECHNOLOGY .................................................................. 6  

2.1 Introduction ................................................................................................................................ 6  
2.2 Single-ended Cascode Low Noise Amplifier Design ................................................................... 6  
2.3 Noise and Gain Matching of the Low Noise Amplifier ............................................................... 8  
2.4 Low Noise Amplifier Design Procedure ...................................................................................... 10  

3 L-BAND LNA .............................................................................................................................. 13  

3.1 Introduction ................................................................................................................................ 13  
3.2 Single-ended Cascoded LNA with Feedback Network Design .................................................... 14  
3.3 L-Band Measurement Result ...................................................................................................... 17  

4 PACKAGING OF SIGE MMIC ................................................................................................. 23  

4.1 Introduction .................................................................................................................................. 23  
4.2 Effect of Wire Bondings on LNA Performance ......................................................................... 23  
4.3 Effect of Bond Wire Length ....................................................................................................... 24  
4.4 LCP Package on SiGe LNA ......................................................................................................... 28
4.5 Modeling the Package Parastics................................................................. 31
4.6 Comparison between the Measured and Modeled................................. 34
5 CONCLUSION.............................................................................................. 36
  5.1 Conclusions............................................................................................ 36
  5.2 Future Research ..................................................................................... 37
REFERENCES ............................................................................................... 39
LIST OF TABLES

Page

TABLE I: Device sizes for the L-band SiGe LNA .......................................................... 15

TABLE II: Performance comparsion between other L-band low noise amplifiers........ 22

TABLE III: SiGe LNA specifications .............................................................................. 29
LIST OF FIGURES

Figure 1: Application frequency bands for SiGe integrated circuit .............................. 2

Figure 2: Comparison of the cutoff frequency as a function of bias current for a SiGe 
HBT and a Si BJT of comparable doping profile .......................................................... 3

Figure 3: Measured $f_{\text{max}}$ versus $f_{T}$ for a variety of generation of SiGe HBT BiCMOS 
Technology. ....................................................................................................................... 4

Figure 4: Small-signal equivalent circuit for the transistors $Q_1$ and $Q_2$ in a cascode 
configuration ....................................................................................................................... 7

Figure 5: Direction of $\Gamma_{\text{s,opt}}$, $S_{11}$ and $S_{11}^*$ in the LNA schematic ......................... 9

Figure 6: Current gain ($H_{21}$) and $NF_{\text{min}}$ as a function of collector current density ....... 11

Figure 7: Flowchart of the LNA design ............................................................................ 12

Figure 8: Schematic of the L-band SiGe LNA ................................................................. 14

Figure 9: Schematic of the L-band SiGe LNA with loading effect due to the feedback 
network ................................................................................................................................ 17

Figure 10: Photograph of the fabricated L-band SiGe LNA ............................................. 18

Figure 11: Measured and simulated gain and isolation ($S_{21}$ and $S_{12}$) ......................... 18

Figure 12: Measured and simulated input and output return loss ($S_{11}$ and $S_{22}$) ......... 19

Figure 13: Measured and simulated noise figure of the LNA ......................................... 20

Figure 14: Measured and simulated third-order intercept point ....................................... 21

Figure 15: Measured and simulated output 1-dB gain compression ............................... 21

Figure 16: LNA without bond wires ................................................................................ 24

Figure 17: LNA with bond wires ...................................................................................... 24

Figure 18: Schematic of the wire bonds at the input and the output of the LNA ............ 25

Figure 19: Simulated result of LNA with 10 mil bond wires ....................................... 25
Figure 20: Simulated result of LNA with 20 mil bond wires .......................................... 26
Figure 21: Simulated result of LNA with 30 mil bond wires .......................................... 26
Figure 22: Simulated result of LNA with 40 mil bond wires .......................................... 27
Figure 23: Inductance of the bondwires at different lengths. .......................................... 28
Figure 24: Photograph of the X-band SiGe LNA die. ...................................................... 29
Figure 25: Measured S-parameter results, both before and after LCP packaging: (a) $S_{11}$ and $S_{22}$, (b) $S_{21}$ and $S_{12}$, (c) $S_{21}$ phase and (d) $S_{12}$ phase. ................................................... 30
Figure 26: Top view of the LCP packaged SiGe LNA ..................................................... 31
Figure 27: CPW line of the LCP package ........................................................................ 32
Figure 28: Equivalent circuit model for the CPW line .................................................... 32
Figure 29: Cross-sectional view of the vias in the LCP package ...................................... 33
Figure 30: Equivalent circuit model for the interconnection via ..................................... 33
Figure 31: Equivalent circuit model for the LCP on top of the SiGe LNA die .................. 33
Figure 32: Cross-sectional view of the packaged SiGe LNA with the parasitic models .. 34
Figure 33: Schematic view of the packaged SiGe LNA with the parasitic models used for circuit simulation ................................................................. 34
Figure 34: Measured and modeled S-parameters of the packaged LNA. (a) $S_{11}$ and $S_{22}$, (b) $S_{21}$ and $S_{12}$, (c) $S_{21}$ phase and (d) $S_{12}$ phase. ............................................................... 35
SUMMARY

The objective of this thesis is to design RF circuits using silicon-germanium (SiGe) heterojunction bipolar transistors (HBTs) for communication system. The packaging effect for the SiGe chip using liquid crystal polymer (LCP) is presented and methodology to derive the model for the package is discussed.

Chapter 1, we discuss the overview and benefits of SiGe HBT technology in high frequency circuit design.

Chapter 2 presents the methodology of the low noise amplifier (LNA) design and discusses the trade-off between the noise and gain matching. The technique for achieving simultaneous noise and gain matching for the LNA is also presented.

Chapter 3 presents an L-band cascaded feedback SiGe low noise amplifier (LNA) design for use in Global Position System (GPS) receivers. Implemented in a 200 GHz SiGe BiCMOS technology, the LNA occupies 1 x 1 mm² (including the bondpads). The SiGe LNA exhibits a gain greater than 23 dB from 1.1 to 2.0 GHz, and a noise figure of 2.7 to 3.3 dB from 1.2 to 2.4 GHz. At 1.575 GHz, the 1-dB compression point (P_{1dB}) is 1.73 dBm, with an input third-order intercept point (IIP3) of -3.98 dBm.

Lastly, Chapter 4 covers the packaging techniques for the SiGe monolithic integrated circuit (MMIC). We present the modeling of a liquid crystal polymer (LCP) package for use with an X-band SiGe HBT Low Noise Amplifier (LNA). The package consists of a 2 mil LCP laminated over an embedded SiGe LNA, with vias in the LCP serving as interconnects to the LNA bondpads. An accurate model for the packaging interconnects has been developed and verified by comparing to measurement results, and can be used in chip/package co-design.

Publications generated from this thesis are as follow:


CHAPTER 1
INTRODUCTION

1.1 Motivation

Modern wireless communication systems require higher broadband performance, high speed data transmission rate, low power consumption, low cost and multifunctional properties for a compact transceiver front ends in hand held set [1]. To meet the demand, low power and high efficient integrated circuits (IC) are being designed into wireless communication products.

Silicon-Germanium (SiGe) heterojunction bipolar transistor (HBT) has become a leading technology for radio frequency (RF) circuit design in recent years. SiGe ICs can be found in many communication applications such as the cellular handsets, wireless local area networks (WLAN) building blocks, from components to fully integrated systems ranging from 2.4 to 60 GHz, global position system (GPS), radar systems ranging from 3 to 77 GHz and etc. Figure 1 show the application of SiGe ICs at various frequencies. [2]

The recent development of SiGe HBT offers low-cost, high speed, and multifunctional solution for such system because of its potential for integrating RF microwave circuits and CMOS base-band circuits into a single chip. SiGe HBT has created opportunities leading to better performance, cost reduction of existing wireless communication systems, and providing opportunities for many applications towards higher frequencies and faster data rates.
For the past, III-V materials [3] such as Gallium Arsenide (GaAs) and Indium Phosphide (InP) have always been the core technology platform for monolithic microwave integrated circuit (MMIC) because of their higher electron mobility and electron velocity, allowing the transistors to operate at high frequency. However, it is difficult to integrate GaAs or InP with CMOS on a single wafer because there is no decent grown oxide for GaAs or InP and this makes fabrication process very complex and higher cost. Since the GaAs or InP does not provide a system-on-chip (SOC) solution and if the performance is acceptable, the use of silicon-base processing technology may be preferred to lower the cost. In fact, over the year, there have been many research activities to improve the performance of SiGe HBT to be on par with III-V devices for many RF and microwave applications and on top of that, the yield, the cost and the manufacturing advantages associated with conventional Si fabrication are still preserved.
There is always been a growing demand for lower power consumption in communication system because of the widely spread mobile communication system. SiGe HBT on the other hand, can operate at a higher $f_T$ \cite{3} with a lower collector current density ($I_c$) than other conventional silicon-based products as shown in Figure 2.

![Figure 2](image)

**Figure 2.** Comparison of the cutoff frequency as a function of bias current for a SiGe HBT and a Si BJT of comparable doping profile. \cite{3}

Noise performance of SiGe HBT is an advantage over CMOS for RF circuit designs. The 1/f noise due to carrier trapping-detrapping at interface states and thermal noise due to gate and channel resistances are both significantly higher in CMOS than in SiGe HBTs. Very often, very large CMOS devices and large operating current are required to reduce the noise.

Therefore, it can be shown that the SiGe is a promising candidate for many RF and microwave circuit applications. In this thesis, an L-band low-noise amplifier (LNA) designed based on SiGe HBT will be covered. Towards the end of the thesis, the packaging issues of a SiGe LNA at X band will be covered.
Over the year, SiGe HBT has been distinguished between different technology generations according to their ac performance, such as unity gain cutoff frequency ($f_T$) and maximum oscillation frequency ($f_{\text{max}}$) [4].

1. First Generation – SiGe HBT with a peak $f_T$ in the range of 50 GHz.
2. Second Generation – SiGe HBT with a peak $f_T$ in the range of 100 GHz.
3. Third Generation - SiGe HBT with a peak $f_T$ in the range of 200 GHz.
4. Fourth Generation – SiGe HBT with a peak $f_T$ in the range of 300 GHz.

Figure 3 shows the measured $f_{\text{max}}$ versus $f_T$ for a variety of generation of SiGe HBT BiCMOS technology.

![Figure 3](image)

**Figure 3.** Measured $f_{\text{max}}$ versus $f_T$ for a variety of generation of SiGe HBT BiCMOS Technology. [4]

The SiGe HBT technology used in this thesis is based on the third generation, IBM SiGe 8HP.
1.3 Organization of Thesis

This thesis explores the use of SiGe HBT for RF applications. The subsequent chapters will cover on the LNA design using SiGe HBT and also packaging of SiGe LNA using LCP. Chapter 2 of the thesis will cover the basic idea of designing a low-noise amplifier (LNA) using SiGe HBT BiCMOS technology. The LNA consists of a single-end cascoded structure and how both gain and noise matching can be achieved simultaneously. Chapter 3 of the thesis will talk about an L-band LNA with feedback network and measurement result. Chapter 4 will discuss on SiGe packaging issues such as wire bonds and embedded SiGe chip in liquid crystal polymer (LCP) substrate. Chapter 5 will summarize the results of all the works and discuss future research direction.
 CHAPTER 2
LNA DESIGN IN SiGe HBT BICMOS TECHNOLOGY

2.1 Introduction

In a wireless communication system, the LNA is one of the most important circuit blocks in the receiver. The role of the LNA is to amplify the signal received at the antenna while adding as little noise as possible to the receiver so that the retrieval of the received signal is possible in the later stages in the receivers [5]. The sensitivity of the receiver is determined by the noise figure and power gain of the LNA. The noise figure has an impact on the overall noise performance of the receiver. On the other hand, the power gain significantly suppresses noise contributions from the subsequent stages. All these can be observed in the Friis equation in (1).

\[ F_{\text{total}} = F_1 + \frac{F_2 - 1}{G_1} + \frac{F_3 - 1}{G_1 G_2} + \ldots \] (1)

\( F_i \) represents the noise factor of the \( i \)th component in a receiver chain while \( G_i \) is the gain of the \( i \)th components. From the equation, it can be shown that the noise figure of the first stage which is usually the LNA, dominants the total noise figure in the receivers, assuming the LNA has a large gain \( G_1 \). Therefore, the receiver noise figure performance depends primarily on the LNA.

There are several works on LNA designs over the years. The DC power supply has become smaller in RF designs and hence the power consumption of the LNA has to be as small as possible and yet the performance has to be maintained at the same time. LNA design has always been challenging and tradeoffs are to be made between the sizes, the cost and the performance.

2.2 Single-ended Cascode Low Noise Amplifier Design

The LNA in this thesis is implemented as a single-ended cascode amplifier [6].
The first stage is a common-emitter (CE) configuration and the second stage is a common-base (CB) configuration. The cascode transistor Q2 prevents the Miller effect from degrading the power gain and also improves the reverse isolation, and improves stability of the LNA. Figure 4 shows the small-signal equivalent circuit for the transistors Q1 and Q2 in a cascode configuration.

![Small-signal equivalent circuit for the transistors Q1 and Q2 in a cascode configuration.](image)

**Figure 4.** Small-signal equivalent circuit for the transistors Q1 and Q2 in a cascode configuration.

The output resistance [6] looking into the collector of Q1 is given by

\[ R_{o1} = r_{o1} \]  

and the input resistance looking into the emitter of Q2 is

\[ R_{i2} = r_{e2} = \frac{1}{1 + \beta_2} \frac{r_{\pi2}}{r_e} \approx \frac{r_{\pi2}}{\beta_2} \]  

(3)

The voltage gain for the first stage, assuming transistor Q1 and Q2 are equally sized, is
The total output resistance of the cascode structure is given by

\[
R_o \approx r_{o2} \left( 1 + \frac{g_{m2}r_{o1}}{1 + \frac{g_{m2}r_{o1}}{\beta_o}} \right)
\]

(5)

Since \(g_{m2}r_{o1} \gg \beta_o\) and \(\beta_o \gg 1\), (5) can be simplified to

\[
R_o \approx r_{o2}\beta_o
\]

(6)

The total transconductance of the cascode structure is given by

\[
G_m = g_{m1}
\]

(7)

From (6) and (7), the total voltage gain \(A_v\) for the cascode structure is thus

\[
A_v \approx G_mR_o \approx g_{m1}r_{o2}\beta_2
\]

(8)

From (8), it can be shown that the magnitude of the maximum available voltage gain of a cascode pair is higher by a factor \(\beta_2\) than for the case of a single transistor.

### 2.3 Noise and Gain Matching of the Low Noise Amplifier

The noise figure [7] of a noisy block can be expressed by

\[
NF = NF_{\text{min}} + \frac{R_n}{G_s} \left( Y_s - Y_{s,opt} \right)
\]

(9)

where \(R_n\) is the equivalent noise resistance, \(G_s\) is the conductance of the input source, \(Y_s\) is the admittance of the input source and \(Y_{s,opt}\) is the optimum admittance of input source.

The noise two ports block can reach a minimum noise figure if

\[
NF = NF_{\text{min}}
\]

(10)

when

\[
Y_s = Y_{s,opt}
\]

(11)
and

$$\Gamma_s = \Gamma_{s, opt}$$  \hspace{1cm} (12)

where $\Gamma_s$ is the source reflection coefficient and $\Gamma_{s, opt}$ is optimum the source reflection coefficient.

However in most situations, an LNA with maximum gain may not be in the state of minimum noise, or vice versa and therefore, trade-off has to be made between the maximum gain and minimum noise figure [8]. In the past, much effort has been made to design the LNA to reach both maximum gain and minimum noise figure simultaneously, and this poses a huge challenge for designing a good LNA.

The basic principle of designing the LNA is which both the maximum gain and the minimum noise can come together at one point one on the smith chart such that

$$\Gamma_{s, opt} = S11^*$$  \hspace{1cm} (13)

where $\Gamma_{s, opt}$ is the optimum source reflection coefficient, looking from the transistor toward the source at which the noise figure is the minimum and $S11^*$ is the conjugate of S11 which is the input port voltage reflection coefficient as shown in Figure 5.

![Figure 5. Direction of $\Gamma_{s, opt}$, $S_{11}$ and $S_{11}^*$ in the LNA schematic](image)

9
Generally, three approaches [8] can be used in order to achieve (13).

1. Increasing or decreasing the collector current, $I_c$. The S parameter as well as the values of $\Gamma_{s,\text{opt}}$ changes as the $I_c$ is varied, and hence the condition in (13) could be achieved with the appropriate amount of $I_c$.

2. Changing the emitter length. Again, the condition in (13) could be achieved with the appropriate device size.

3. Emitter degeneration. By adding the degenerate inductance to the emitter of the transistor, the input impedance of the transistor changes and this could also lead to the condition in (13).

The equation (13) represents the conditions by which the LNA with minimum noise figure and maximum gain can be simultaneously approached after the input and output impedance matching networks are implemented.

The basic idea is to bring the minimum noise circle and maximum gain circle together at the same point on the Smith chart.

### 2.4 Low Noise Amplifier Design Procedure

This section will cover the steps to design an inductively degenerated cascode LNA [9]. Firstly, the collector current density ($J_c$) of the transistor has to be determined.

$$J_c = \frac{I_c}{L_e W_e}$$  \hspace{1cm} (14)

where $I_c$ is the collector current, $L_e$ is the emitter length and $W_e$ is the emitter width.

As shown in Figure 6, by sweeping the collector current and keeping $L_e$ and $W_e$ constant, the current gain $H_{21}$ and the $\text{NF}_{\text{min}}$ of the transistor vary and the optimum collector current density is then selected [10].
Figure 6. Current gain ($H_{21}$) and $NF_{\text{min}}$ as a function of collector current density [10].

After the $J_c$ is determined, the $L_e$ of the transistor is tuned such that condition in (13) can be met. If the condition in (13) is not achievable after tuning $L_e$, a degenerated-inductance can be added to the emitter of the transistor and this will change the input impedance of the transistor so that condition in (13) can be achieved.

Once the condition in (13) is met, the input and output impedance matching networks can be added to bring the LNA to $50\Omega$ match.

Figure 7 show the design flow chart of the LNA [8].
Figure 7. Flowchart of the LNA design [8].
CHAPTER 3

L-BAND LNA

3.1 Introduction

Built-in Global Positioning System (GPS) capability is increasingly becoming a standard feature for cellular handset and other low-cost embedded applications. The requirements for these systems provide a strong motivation for developing highly integrated and low-cost GPS receivers. Low-noise amplifiers (LNAs) in GPS receivers are often the most challenging block to implement, given the difficulty of simultaneously achieving sufficient gain, low noise figure, and low power consumption.

Typically, GPS receivers operate in the L-band frequency range (1575.42 MHz (L1), 1227.60 MHz (L2), 1381.05 MHz (L3) and 1176.45 MHz (L5)). Designing a monolithic LNA at L-band poses significant challenges due to the large size of the passive components, making it difficult to implement the LNA with its requisite matching networks on-die.

Silicon-germanium (SiGe) heterojunction bipolar transistors (HBTs) [11] are attractive for analog, mixed-signal and RF applications because they exhibit very low noise figure and very high power gain, at modest power dissipation levels, which can be leveraged to improve the sensitivity of receiver front-ends. SiGe HBT technology utilizes bandgap engineering to improve transistor performance, and at present peak cutoff frequency (fT) and peak maximum oscillation frequency (fmax) greater than 300 GHz have been achieved at modest lithographic feature size (130 nm), while maintaining compatibility with the traditional CMOS processes.

In this thesis, a high gain, L-band SiGe LNA with fully-integrated on-chip matching networks is presented. At 1.575 GHz, the LNA achieves a gain of 26 dB, a NF of 3.2 dB, while dissipating 17.89 mW of dc power.
3.2 Single-ended Cascoded LNA with Feedback Network Design

In Figure 8, the schematic of an L-band LNA is shown. The optimum collector current density ($J_c$) at minimum noise figure ($NF_{\text{min}}$) was first determined with equally sized transistors $Q_1$ and $Q_2$ [9]. By maintaining a constant $J_c$, the emitter lengths of $Q_1$ and $Q_2$ were then scaled so that $\Gamma_{s,\text{opt}}$ is closer to the conjugate of $S_{11}$, which leads to simultaneous impedance matching for both $NF_{\text{min}}$ and maximum gain ($G_{\text{max}}$). The capacitances $C_{\text{in}}$ and $C_{\text{out}}$ act as DC blocks, and the inductances $L_b$ and $L_c$ act as RF chokes, and are used as part of the matching network to match the LNA to 50 Ω at 1.575 GHz. Tables I shows the device sizes for the LNA.

![Figure 8. Schematic of the L-band SiGe LNA.](image-url)
The feedback topology [12] for the LNA uses a shunt-shunt configuration with both the resistance $R_{fb}$ and the capacitance $C_{fb}$ connected in series. Adding the feedback network to the LNA improves stability, eases the match, and broadens the bandwidth of the LNA.

For the shunt-shunt feedback amplifier, the open-loop gain or transresistance gain is given by

$$A = \frac{V_{out}}{I_{in}}$$  \hspace{1cm} (15)

The feedback factor $B_f$ is given by

$$B_f \approx \frac{1}{R_{fb}}$$  \hspace{1cm} (16)

where $R_{fb} >> \frac{1}{j\omega C_{fb}}$

With the feedback network, the closed-loop gain of the amplifier is given by

$$A_{close} = \frac{A}{1 + AB_f}$$  \hspace{1cm} (17)

and if $AB_f >> 1$, (17) can be simplified to
The closed-loop input impedance of the feedback amplifier is given by

\[ Z_{if} = \frac{R_f (R_{fb})}{R_{fb} + A} \]  

The closed-loop output impedance of the feedback amplifier is given by

\[ Z_{of} \approx \frac{R_o (R_{fb})}{R_{fb} + A} \]  

Hence, from (18), (19) and (20), \( R_{fb} \) can be optimized for maximum gain, and at the same time, brings the input and output impedance closer to 50 Ω.

This feedback network improves the linearity of the amplifier [13]. From (17), for a small deviation, \( \Delta A \), in the signal, the closed-loop gain is given by

\[ A_{close} = \frac{A + \Delta A}{1 + (A + \Delta A)B_f} \approx \frac{A}{1 + AB_f} + \frac{\Delta A}{1 + AB_f} \]  

Hence, from (21), it can be shown with the feedback network the deviation \( \Delta A \) from linearity is reduced by a factor of

\[ \frac{1}{1 + AB_f} \]  

However, the feedback network may also adversely affect the noise figure performance of the LNA. When the resistance \( R_{fb} \) is added, there is a resistive loading effect at the LNA input, as shown in Figure 9. Assuming that the gain at \( Q_1 \) is greater \( Q_2 \), the equivalent noise input current, \( I_{ni} \) for a shunt-shunt feedback amplifier [14] is given as

\[ I_{ni} = \left[ \frac{4kT\Delta f}{R_s // R_{fb}} (1 + \frac{r_x}{R_s // R_{fb}}) + 2qI_n \Delta f (1 + \frac{r_x}{R_s // R_{fb}})^2 + 2qI_c \Delta f \left[ \frac{1}{\beta} + \frac{1}{r_x // R_{fb}} \left( \frac{r_x}{\beta} + \frac{V_T}{I_c} \right) \right] \right]^{1/2} \]  

(23)
Hence from (23), in order to minimize the effects of the feedback network on the noise figure performance, $R_{fb}$ needs to be made large compared to the source impedance $R_s$ at the LNA input.

**Figure 9.** Schematic of the L-band SiGe LNA with loading effect due to the feedback network.

### 3.3 L-Band Measurement Result

The LNA was designed to operate off of a supply voltage as low as $V_{cc}=1.5$ V and $I_c=11.9$ mA, yielding a total power dissipation of 17.89 mW. The LNA was measured on-wafer using ground-signal-ground (GSG) coplanar microwave probes, with probe-level calibration used to account for cable losses. Figure 10 shows the photomicrograph of the fabricated LNA die, and the total die area including the bond pads is $1 \times 1 \text{ mm}^2$. 
Figure 10. Photograph of the fabricated L-band SiGe LNA.

The S-parameters of the LNA were measured on-wafer using an Agilent E8361C Network Analyzer. Figure 11 shows the measured and simulated gain and the isolation of the LNA. The LNA achieves a peak gain of 26 dB at 1.575 GHz, and from 1.1-4.0 GHz, it maintains a gain above 22 dB. The reverse isolation of the LNA is more than 35 dB from 1 to 4 GHz indicating good stability.

Figure 11. Measured and simulated gain and isolation ($S_{21}$ and $S_{12}$).
The LNA exhibits a good 50 Ω match and Figure 12 shows that the measured and simulated input return loss ($S_{11}$) and the output return loss ($S_{22}$) are less than -10 dB from 1.1-1.9 GHz.

![Graph showing return loss vs frequency](image)

**Figure 12.** Measured and simulated input and output return loss ($S_{11}$ and $S_{22}$).

Noise figure (NF) was measured using the noise figure option of the Agilent E4446A spectrum analyzer. As shown in Figure 13, the LNA achieves a NF of 2.7-3.3 dB from 1.2 to 2.4 GHz.
Figure 13. Measured and simulated noise figure of the LNA.

The third-order intercept point (IIP₃) and the output 1-dB gain compression point (P₁dB) were measured to evaluate the linearity of the LNA. Figure 14 plots the measured and simulated IIP₃ for a two-tone test using Agilent E8316C Network Analyzer. The extrapolated input third-order intercept point IIP₃ is -3.98 dBm, with the fundamental frequency at 1.575 GHz, with the second tone at 1.567 GHz. Figure 15 shows that the measured and simulated output P₁dB is 1.73 dBm at 1.575 GHz.
A comparison of the present work with other LNAs operating in the L-band is summarized in Table I. An LNA figure-of-merit (FOM) [15] was calculated to
benchmark the LNAs listed in Table I. The FOM in (24) takes into account the gain, linearity, noise figure, and dissipated power. For the defined FOM, a higher number represents better LNA performance.

\[
FOM = \frac{S_{21}(\text{mag}) \cdot IIP3(mW)}{[NF(\text{mag}) - 1] \cdot P_{\text{diss}}(mW)}
\] (24)

Table II shows that the present LNA has the highest FOM when compared against other L-band LNAs.

<table>
<thead>
<tr>
<th>Reference</th>
<th>This Work</th>
<th>[16]</th>
<th>[17]</th>
<th>[18]</th>
<th>[19]</th>
<th>[20]</th>
<th>[21]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Frequency (GHz)</td>
<td>1.575</td>
<td>1.5</td>
<td>1.9</td>
<td>2</td>
<td>1.2276</td>
<td>1.575</td>
<td>1.575</td>
</tr>
<tr>
<td>Gain (dB)</td>
<td>26</td>
<td>22</td>
<td>10</td>
<td>11.1</td>
<td>20</td>
<td>16.5</td>
<td>18</td>
</tr>
<tr>
<td>S11 (dB)</td>
<td>-20</td>
<td>-15.5</td>
<td>-5</td>
<td>-13.7</td>
<td>-11</td>
<td>-13</td>
<td>-16.9</td>
</tr>
<tr>
<td>S22 (dB)</td>
<td>-13</td>
<td>NA</td>
<td>-16</td>
<td>-14.7</td>
<td>-11</td>
<td>-14</td>
<td>-11.4</td>
</tr>
<tr>
<td>NF (dB)</td>
<td>3.2</td>
<td>3.5</td>
<td>2.7</td>
<td>2</td>
<td>0.8</td>
<td>1.3</td>
<td>3.3</td>
</tr>
<tr>
<td>Pdiss (mW)</td>
<td>17.89</td>
<td>30</td>
<td>4</td>
<td>4</td>
<td>9</td>
<td>9</td>
<td>24</td>
</tr>
<tr>
<td>Vcc (V)</td>
<td>1.5</td>
<td>1.5</td>
<td>2</td>
<td>2</td>
<td>1.5</td>
<td>1.5</td>
<td>3</td>
</tr>
<tr>
<td>IIP3 (dBm)</td>
<td>-3.98</td>
<td>-9.3</td>
<td>-12.5</td>
<td>-0.1</td>
<td>-11</td>
<td>-5</td>
<td>-11</td>
</tr>
<tr>
<td>OIP3 (dBm)</td>
<td>21.59</td>
<td>12.7</td>
<td>-2.1</td>
<td>11</td>
<td>9</td>
<td>11.5</td>
<td>7</td>
</tr>
<tr>
<td>IP1dB (dBm)</td>
<td>-23</td>
<td>-21</td>
<td>NA</td>
<td>-9</td>
<td>-24</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>OP1dB(dBm)</td>
<td>1.73</td>
<td>0</td>
<td>NA</td>
<td>0</td>
<td>-5</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>FOM</td>
<td>7.400</td>
<td>0.501</td>
<td>0.178</td>
<td>5.381</td>
<td>4.363</td>
<td>4.497</td>
<td>0.183</td>
</tr>
</tbody>
</table>

A high gain, monolithic L-band SiGe LNA with integrated matching networks has been designed and fabricated in a 200 GHz SiGe BiCMOS technology. The LNA exhibits a gain of over 23 dB across the entire L-band from 1.1 to 2 GHz, with a peak gain of 26 dB, and an IIP3 of -3.98 dBm at 1.575 GHz. The LNA achieves a NF of 2.7 to 3.3 dB from 1.2 to 2.4 GHz. This LNA exhibits the potential of SiGe BiCMOS technology to be used for low-cost, highly-integrated GPS applications.
CHAPTER 4
PACKAGING OF SIE MMIC

4.1 Introduction

Understanding the electrical characteristics of a high-frequency package and its interconnects is important in order to optimize circuit performance. At X-band (8 – 12 GHz), the parasitics due to the package and interconnects are no longer transparent to electrical performance and hence they need to be explicitly taken into consideration during the design stage. One way to model the parasitics of the interconnections is to perform a full electromagnetic (EM) simulation for the package; however, this is time consuming and increases the complexity for circuit designers. Therefore, it is highly desirable to implement an equivalent circuit model for the package that can be used in circuit design kits for circuit optimization in order to achieve better overall system performance.

In a packaged monolithic microwave integrated circuits (MMIC), the interconnections are usually made using wire bonding [22] which tends to add large impedances [23], degrading circuit performance.

4.2 Effect of Wire Bondings on LNA Performance

In this section, the degradation of the LNA performance due to bond wires is been studies. Firstly, the LNAs were integrated into the package using bond wires. The length of the bondwire introduces significant parasitics which could degrade the performance of the LNA. Figure 16 and 17 shows the simulated performance of the LNA with and without bond wires. The S-Parameters had shown general degradation in the RF performance with the presence of bond wires.
4.3 Effect of Bond Wire Length

The results of the LNA performance with different lengths of the bond wire are present in this section. In the circuit simulation, the bond wires were added at the input and output of the amplifier (bare die) as shown in Figure 18. The length of the bond wire was swept from 0.127 mm to 1 mm). Figure 19-22 shows the performance of the LNA
when 10, 20, 30, and 40 mil of wire bonding lengths. The diameter of the bondwire is 1 mil.

**Figure 18.** Schematic of the wire bonds at the input and the output of the LNA.

**Figure 19.** Simulated result of LNA with 10 mil bond wires
**Figure 20.** Simulated result of LNA with 20 mil bond wires

**Figure 21.** Simulated result of LNA with 30 mil bond wires
Figure 22. Simulated result of LNA with 40 mil bond wires

Figure 23 shows effect of inductance as the length of the wire bonding increased from 10 mil to 40 mil.
Figure 23. Inductance of the bondwires at different lengths.

From the simulation result, the bond wires were affecting both the input and output matching of the LNA and hence its performance. As the wire lengths get longer, the performance of the LNA got degraded and when the frequency gets higher, the circuit will be even more sensitive towards the change of the bond wire length. Compensation structure/tunable matching network on the package could be added to counter the effect of the bond wire.

4.4 LCP Package on SiGe LNA

Liquid crystal polymer (LCP) has been used for the MMIC packaging because of its excellent high frequency electrical properties, such as low dielectric constant and low loss tangent [24]-[26]. The package design here consists of a 2 mil LCP which is been
laminated onto the top surface of a SiGe HBT LNA die. The CPW lines of the LCP are connected directly to the pads of the SiGe die through 50 μm via interconnections. The details of the LCP fabrication are discussed in [27]. Using this approach, the large parasitics usually introduced by the bondwires interconnects in a conventional package are greatly reduced.

The SiGe LNA is shown in Figure 24 was fabricated in a commercially-available 200GHz, 0.13 μm BiCMOS SiGe technology and the measured on-wafer results of the LNA is shown in Table III. The details of the LNA design and measured results are discussed in [28].

![Figure 24](image.png)

**Figure 24.** Photograph of the X-band SiGe LNA die.

| TABLE III  |
| SiGe LNA SPECIFICATIONS |
| --- | --- |
| **Frequency (GHz)** | 9.5 – 10.5 |
| **Vcc (V)** | 1.5 |
| **Gain (dB)** | 10 |
| **Return loss (dB)** | >10 |
| **Noise Figure (dB)** | 2 |
| **Power dissipation (mW)** | < 2 |
In Figure 25, the LCP-packaged SiGe LNA was measured and was compared with the on-wafer measurement result.

It can be seen that after the SiGe LNA had been packaged, there is a shift in the input matching and a slight degradation of less than 1 dB in the magnitude of $S_{21}$. All these changes are due to the mismatch introduced by the package parasitics. In the next section, the effects of the LCP package on the LNA performance is studied and modeled.
4.5 Modeling the Package Parastics

The package was divided into five components, as shown in Figure 26 as in [29].

![Diagram](image)

**Figure 26.** Top view of the LCP packaged SiGe LNA.

Each of the components was simulated in Ansoft HFSS and the equivalent circuit models were derived based on the simulated S-parameter results from HFSS. Agilent’s Advanced Design System (ADS) was then used to optimize the lump elements in the equivalent circuit model to correlate the HFSS simulation results and the models. The CPW line of the LCP package shown in Figure 27 was represented by the circuit topology shown in Figure 28. In Figure 28, the $L_{cpw}$ represents the self-inductance of the CPW line, while $C_{cpw}$ represents the coupling between the signal and the ground pad in the CPW transmission line.
As shown in Figure 29, the package consists of vias and LCP on the top surface of the SiGe LNA die. The equivalent circuit model for the vias [30] and the LCP are shown in Figure 30 and Figure 31, respectively. In Figure 31, the resistance R1 models the dielectric loss in the LCP material, both C1 and C2 model the coupling to the ground vias and, C3 models the coupling between the input and output vias.
Figure 29. Cross-sectional view of the vias in the LCP package.

Figure 30. Equivalent circuit model for the interconnection via.

Figure 31. Equivalent circuit model for the LCP on top of the SiGe LNA die.
4.6 Comparison between the Measured and Modeled

The equivalent circuit models for the individual components in the LCP package in Figure 32 were extracted and then added to the SiGe LNA for re-simulation (Figure 33) to verify the model and to compare with measured results.

![Figure 32. Cross-sectional view of the packaged SiGe LNA with the parasitic models.](image1)

![Figure 33. Schematic view of the packaged SiGe LNA with the parasitic models used for circuit simulation.](image2)

Figure 34 shows the measured results of the packaged LNA, together with the simulation results of the LNA with the LCP model included. It can be seen from the
comparison that the simulations of the LNA which include the package model give good agreement with measured data.

Figure 34. Measured and modeled S-parameters of the packaged LNA. (a) $S_{11}$ and $S_{22}$, (b) $S_{21}$ and $S_{12}$, (c) $S_{21}$ phase and (d) $S_{12}$ phase.

This thesis has presented a model for an LCP packaged SiGe HBT LNA, and simulation results match closely with measurements. These results imply that the LCP package has a significant impact on the LNA performance due to its parasitics, and therefore it is important that all these parasitics be considered during the circuit design stage. With this LCP package model, circuit designers will be able to perform more accurate optimization for envisioned MMIC applications which require the use of embedded SiGe die in a LCP package matrix.
CHAPTER 5

CONCLUSION

5.1 Conclusions

In this thesis, SiGe HBT has demonstrated its potential to meet the demand for the new generation wireless communication systems. The SiGe HBT has many advantages over III-V devices in many RF and microwave applications due to the high $F_T$, $F_{max}$ and most importantly, its ability to integrate with CMOS circuits into a single chip leading towards the system-on-chip (SOC) approach.

In chapter 1, the overview and benefits of SiGe HBT technology were discussed and it can be shown that the SiGe HBT is a promising candidate for many RF and microwave circuit applications.

In Chapter 2, the role of the low noise amplifier in a wireless communication system had been discussed and the basic concept of a single-ended cascode low noise amplifier (LNA) had been introduced. The technique to achieve simultaneous noise and gain matching for the LNA had been discussed and the methodology in designing the LNA had been shown.

In Chapter 3, the design of a single-ended cascode L-band LNA with feedback network was demonstrated. The feedback network helped to improve the matching and the linearity of the LNA. The measurement result was presented as the end of Chapter 3.

In Chapter 4, the package considerations for the SiGe HBT were discussed. The simulation results of SiGe chips with bond wires had proven that the length of the bond wires had a significant impact on its RF performance. It can be shown that the result degraded was due to the parasitic inductances introduced by the bond wires. Liquid crystal polymer (LCP) substrate was used as a packaging material to embed the whole SiGe and by using this approach; it reduces the parasitics inductances and leading to a more compact package than the conventional bond wire package. An X-band LNA was
laminated with LCP and the model for the LCP package had been derived so that the model can be included in circuit simulation for optimization leading to better performance and reliability.

In conclusion, both the RF circuit design and packaging for SiGe HBT technology had been covered in the thesis and the SiGe HBT had demonstrated as a core technology to develop the next generation of communication system such as TR module for radar system.

5.2 Future Research

This thesis covers an overview of using SiGe HBT technology for RF and microwave circuit applications and the use of LCP substrate to package the SiGe integrated circuits. There are many opportunities to extend the research of SiGe HBT as core technology to develop RF and microwave circuits that require good noise performance, high linearity, radiation hardening, higher frequency and low power consumption. With the advancing process technology, SiGe transistor can operate at up to 200 GHz, its noise and power performance is comparable to III-V devices such as GaAs, with the CMOS option, it enable mixed-signal design which compare both RF and digital functions on a single chip, and hence it leads to system integration and reduce the cost of the complete system. However in reality, a circuit performance depends also on the packaging and hence, packaging is one of the important factors for circuit designer to be considered.

In this thesis, the use of LCP substrate to package the SiGe HBT LNA is shown. The LCP substrate is a potential candidate for RF packaging and this thesis has shown that the LCP substrate can be used as a backplane to connect different RF chips and MEMS devices together to form a complete system. However, in order to incorporate the LCP package into the circuit design, a good model for the LCP package is important so that circuit designer can use the model for circuit simulation and optimization. Further
research works are needed to model the effect of the LCP packages on the circuit performance, such as the diameter and the height of the LCP via, and how are these parameters going to affect the RF performance. Understanding the via interconnections in the LCP package will help to improve and optimize the circuit performance.

To summarize, a low cost high performance communication system can be realized using the SiGe HBT as the core technology for the circuits and the LCP as the core packaging material. Further research works will be done on both the SiGe HBT and LCP package to bring on the communication system to the next level.
REFERENCES


